# Digital Electronics and Logic Design

## Unit III Sequential Logic Design

Ms. Bhagyashri More, Assistant Professor, Department of Computer Engineering, MESCOE, Pune

## Agenda



Flip-Flop: SR, JK,D,T, Preset and clear, Master Slave JK FF, Truth Tables and Excitation Tables, Conversion of FF



Registers: SISO, SIPO, PISO, PIPO, Shift registers, Bidirectional shift register, Universal shift register.



Counters: Asynchronous counter, synchronous counter, BCD counter, Ring Counter, Johnson Counter, Modulus of counter (IC 7490)



Synchronous Sequential Circuit Design: Models- Moore and Mealy, State diagram and state table, Design Procedure, Sequence geneartor and detector.

### **Sequential Circuit**



### **Combinational Circuit:**

The combinational circuits have set of outputs, which depends only on the present combination of inputs.

### Sequential Circuit:

- 1. The sequential circuit is a special type of circuit that has a series of inputs and outputs. The outputs of the sequential circuits depend on both the combination of present inputs and previous outputs.
- 2. The previous output is treated as the present state. So, the sequential circuit contains the combinational circuit and its memory storage elements.
- 3. A sequential circuit doesn't need to always contain a combinational circuit. So, the sequential circuit can contain only the memory element.





### **Sequential Circuit**



### Present state: (Qn)

The present state designates the state of flip-flops before the occurrence of a clock pulse.

### Next State: (Qn+1)

The next state shows the states of flip-flops after the clock pulse, and the output section lists the value of the output variables during the present state.



| Sr.<br>No. | Кеу               | Combinational Circuit                                                                                                                                                      | Sequential Circuit                                                                                                                                                                                   |
|------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | Definition        | Combinational Circuit is the type of circuit in which output<br>is independent of time and only relies on the input<br>present at that particular instant.                 | On other hand Sequential circuit is the type of circuit<br>where output not only relies on the current input but<br>also depends on the previous output.                                             |
| 2          | Feedback          | In Combinational circuit as output does not depend on<br>the time instant, no feedback is required for its next<br>output generation.                                      | On other hand in case of Sequential circuit output<br>relies on its previous feedback so output of previous<br>input is being transferred as feedback used with<br>input for next output generation. |
| 3          | Performance       | As the input of current instant is only required in case of<br>Combinational circuit, it is faster and better in<br>performance as compared to that of Sequential circuit. | On other hand Sequential circuit are comparatively<br>slower and has low performance as compared to<br>that of Combinational circuit.                                                                |
| 4          | Complexity        | No implementation of feedback makes the combinational circuit less complex as compared to sequential circuit.                                                              | However on other hand implementation of feedback<br>makes sequential circuit more complex as compared<br>to combinational circuit.                                                                   |
| 5          | Elementary Blocks | Elementary building blocks for combinational circuit are logic gates.                                                                                                      | On other hand building blocks for sequential circuit are flip flops                                                                                                                                  |
| 6          | Operation         | Combinational circuit are mainly used for arithmetic as well as Boolean operations.                                                                                        | On other hand Sequential circuit is mainly used for storing data.                                                                                                                                    |
| 7          | Examples          | Adder, Subtractor, MUX, DEMUX, Comaparator                                                                                                                                 | Flip Flop, Registers, Counters                                                                                                                                                                       |





## **Clock Signal**



#### **Clock signal**

A clock signal is a periodic signal in which ON time and OFF time need not be the same. When ON time and OFF time of the clock signal are the same, a square wave is used to represent the clock signal. Below is a diagram which represents the clock signal:



A clock signal is considered as the square wave. Sometimes, the signal stays at logic, either high 5V or low 0V, to an equal amount of time. It repeats with a certain time period, which will be equal to twice the 'ON time' or 'OFF time'.

## **Basics of Flip Flop**



- 1. A circuit that has two stable states is treated as a **flip flop**. These stable states are used to store binary data that can be changed by applying varying inputs.
- 2. The flip flops are the fundamental building blocks of the digital system. Flip flops and latches are examples of data storage elements. In the sequential logical circuit, the flip flop is the basic storage element.
- 3. The latches and flip flops are the basic storage elements but different in working.



### Signed binary number examples





### **Clock Triggering**



### **Clock Pulse Transition:**

The movement of a trigger pulse is always from a 0 to 1 and then 1 to 0 of a signal. Thus it takes two transitions in a single signal. When it moves from 0 to 1 it is called a positive transition and when it moves from 1 to 0 it is called a negative transition.



Definition of clock pulse transition

#### **Triggering Method**

- 1. Level Trigger
- 2. Edge Trigger

### Level Trigger



### Level Triggering

The logic High and logic Low are the two levels in the clock signal. In level triggering, when the clock pulse is at a particular level, only then the circuit is activated. There are the following types of level triggering:

### 1. Positive Level Triggering:

The logic High and logic Low are the two levels in the clock signal. In level triggering, when the clock pulse is at a particular level, only then the circuit is activated.

### 2. Negative Level Triggering:

In negative level triggering, the signal with Logic Low occurs. So, in this triggering, the circuit is operated with such type of clock signal.







#### **Edge Triggering**

In clock signal of edge triggering, two types of transitions occur, i.e., transition either from Logic Low to Logic High or Logic High to Logic Low. Based on the transitions of the clock signal, there are the following types of edge triggering:

#### **1. Positive Edge Triggering:**

The transition from Logic Low to Logic High occurs in the clock signal of positive edge triggering. So, in positive edge triggering, the circuit is operated with such type of clock signal.

#### 2. Negative Edge Triggering:

The transition from Logic High to Logic low occurs in the clock signal of negative edge triggering. So, in negative edge triggering, the circuit is operated with such type of clock signal.





### **SR Flip Flop**



SR flip-flop operates with only positive clock transitions or negative clock transitions. Whereas, SR latch operates with enable signal. The **circuit diagram** of SR flip-flop is shown in the following figure.



This circuit has two inputs S & R and two outputs Qtt & Qtt'. The operation of SR flipflop is similar to SR Latch. But, this flip-flop affects the outputs only when positive transition of the clock signal is applied instead of active enable.







Operation:

1. S=0 R=0 CLK=1



S= R=0 Consider, Qn = 0 & Qn'=1 Therefor, **Qn+1 = 0 Qn+1' = 1** 

Present state and next state remain same therefore **NO CHAGE** n outputs.







Operation: 1. S=1 R=0 CLK=1



S=1 R=0 Consider, Qn = 0 & Qn'=1 Therefore, Qn+1 = 1 Qn+1' = 0 When S=1 & R=0 then output is in SET STATE.







Operation: 1. S=0 R=1 CLK=1



S=0 R=1 Consider, Qn = 0 & Qn'=1 Therefore, Qn+1 = 0Qn+1' = 1When S=1 & R=0 then output is in RESET STATE.







Operation: 1. S=1 R=1 CLK=1



#### S=1 R=1

Consider, Qn = 0 & Qn'=1

Here, NAND gate 3 and 4 try to become 1 but it is not acceptable.

Therefore,

#### It is INVALID or INDETERMINATE condition.



### **SR Flip Flop**



Truth Table:

| CL<br>K | S | R | Qn+1 | Status    |
|---------|---|---|------|-----------|
| 1       | 0 | 0 | Qn   | No change |
| 1       | 0 | 1 | 0    | Reset     |
| 1       | 1 | 0 | 1    | Set       |
| 1       | 1 | 1 | Х    | Invalid   |

| S | R | Qn     | Qn'      | Qn+1 | Qn+1' | State     |  |
|---|---|--------|----------|------|-------|-----------|--|
|   |   | Presen | it state | Next | state |           |  |
| 0 | 0 | 0      | 1        | 0    | 1     | No change |  |
| 0 | 0 | 1      | 0        | 1    | 0     |           |  |
| 0 | 1 | 0      | 1        | 0    | 1     | RESET     |  |
| 0 | 1 | 1      | 0        | 0    | 1     |           |  |
| 1 | 0 | 0      | 1        | 1    | 0     | SET       |  |
| 1 | 0 | 1      | 0        | 1    | 0     |           |  |
| 1 | 1 | 0      | 1        | Х    | Х     | INVALID   |  |
| 1 | 1 | 1      | 0        | Х    | Х     |           |  |







TIMING DIAGRAM:



### **Excitation table of SR FF**

#### Truth Table:

| CLK | S | R | Qn+1 | Status    |
|-----|---|---|------|-----------|
| 1   | 0 | 0 | Qn   | No change |
| 1   | 0 | 1 | 0    | Reset     |
| 1   | 1 | 0 | 1    | Set       |
| 1   | 1 | 1 | Х    | Invalid   |

### **Excitation Table:**

| Present<br>state | Next<br>State | Required input |   |
|------------------|---------------|----------------|---|
| Qn               | Qn+1          | S              | R |
| 0                | 0             |                |   |
| 0                | 1             |                |   |
| 1                | 0             |                |   |
| 1                | 1             |                |   |

### **Positive Edge Triggered SR FF**

SR Flip Flop:

**Block Diagram:** 

Truth Table:





| CLK            | S | R | Qn+1 | Status    |
|----------------|---|---|------|-----------|
| ${\leftarrow}$ | 0 | 0 | Qn   | No change |
| 1              | 0 | 1 | 0    | Reset     |
| 1              | 1 | 0 | 1    | Set       |
| 1              | 1 | 1 | Х    | Invalid   |

### **Negative Edge Triggered SR FF**

SR Flip Flop:

**Block Diagram:** 

### Truth Table:





| CLK           | S | R | Qn+1 | Status    |
|---------------|---|---|------|-----------|
| $\downarrow$  | 0 | 0 | Qn   | No change |
| $\leftarrow$  | 0 | 1 | 0    | Reset     |
| $\rightarrow$ | 1 | 0 | 1    | Set       |
| $\downarrow$  | 1 | 1 | Х    | Invalid   |







- 1. D Flip-flops are used as a part of memory storage elements and data processors as well.
- 2. D flip-flop can be built using NAND gate or with NOR gate. Due to its versatility they are available as IC packages.
- 3. The major applications of D flip-flop are to introduce delay in timing circuit, as a buffer, sampling data at specific intervals.









## **Operation:** D = 0



#### D=0

Therefore NAND gate 1 generate output=1 and NAND gate 2 generate output=0 So, output of NAND gate4 = 1 and NAND gate3 = 1. Qn+1 = 0 and Qn+1' = 1 **"RESET STATE"** 



### **JK Flip Flop**



**J** K flip-flop is the modified version of SR flip-flop. It operates with only positive clock transitions or negative clock transitions.



The **JK flip flop** is basically a gated SR flip-flop with the addition of a clock input circuitry that prevents the illegal or invalid output condition that can occur when both inputs S and R are equal to logic level "1".





### TIMING DIAGRAM:

| State 100 |     |       |     |     |       |
|-----------|-----|-------|-----|-----|-------|
| c         |     |       |     |     | Y     |
| J         |     |       |     |     |       |
| к         | i i |       |     |     |       |
|           |     |       |     |     |       |
| Q         | SET |       | SET | SET |       |
|           |     | RESET |     |     | RESET |







- 1. D Flip-flops are used as a part of memory storage elements and data processors as well.
- 2. D flip-flop can be built using NAND gate or with NOR gate. Due to its versatility they are available as IC packages.
- 3. The major applications of D flip-flop are to introduce delay in timing circuit, as a buffer, sampling data at specific intervals.













## **Operation:** D = 0



#### D=0

Therefore NAND gate 1 generate output=1 and NAND gate 2 generate output=0 So, output of NAND gate4 = 1 and NAND gate3 = 0. Qn+1 = 0 and Qn+1' = 1 "**RESET STATE**"







## **Operation:** D = 1



#### D=1

Therefore NAND gate 1 generate output=0 and NAND gate 2 generate output=1 So, output of NAND gate3 = 1 and NAND gate4 = 0. Qn+1 = 0 and Qn+1' = 1 "SET STATE"







### Truth Table:

| CLK | D | Qn+1 | Status |
|-----|---|------|--------|
| 1   | 0 | 0    | RESET  |
| 1   | 1 | 1    | SET    |

### **Excitation Table:**

| Present<br>State | Next<br>State | D |
|------------------|---------------|---|
| 0                | 0             | 0 |
| 0                | 1             | 1 |
| 1                | 0             | 0 |
| 1                | 1             | 1 |

### - Output will follow the D input.

-However output follows input after some propagation delay therefore it is called as **Delay FF.** 







**Timing Diagram:** 





### **JK Flip Flop**



**J** K flip-flop is the modified version of SR flip-flop. It operates with only positive clock transitions or negative clock transitions.



The **JK flip flop** is basically a gated SR flip-flop with the addition of a clock input circuitry that prevents the illegal or invalid output condition that can occur when both inputs S and R are equal to logic level "1".







Operation: J=0 K=0 CLK=1



J=K=0 NAND gate 1 & NAND gate 2 output =1. Consider, Qn=0 & Qn'=1 Therefore, Qn+1 =0 & Qn+1' =1 **Present state and next state remain same therefore NO CHAGE n outputs.** 







### Operation: J=0 K=1 CLK=1



J=0 K=1 NAND gate 1 OUTPUT= 1 & NAND gate 2 output =1. Consider, Qn=0 & Qn'=1 Therefore, Qn+1 =0 & Qn+1' =1 When J=0 & K=1 then FF is in RESET (Q=0 & Q'=1) state.







### Operation: J=1 K=0 CLK=1



J=1 K=0 Consider, Qn=0 & Qn'=1 NAND gate 1 OUTPUT= 0 & NAND gate 2 output =1. Therefore, Qn+1 =1 & Qn+1' =0 When J=1 & K=0 then FF is in SET (Q=1 & Q'=0) state.





### Operation: J=1 K=1 CLK=1



J=1 K=1

Consider, Qn=0 & Qn'=1

NAND gate 1 OUTPUT= 0 & NAND gate 2 output =1.

Therefore, Qn+1 =1 & Qn+1' =0; again this output provided to NAND gate 1 & 2.

Then Qn+1 =0 & Qn+1' =1

When J=1 & K=1 then FF is in Toggle state.






### Truth Table:

| CLK | J | K | Qn+1 | Qn+1' | Status       |
|-----|---|---|------|-------|--------------|
| 1   | 0 | 0 | Qn   | Qn'   | No<br>change |
| 1   | 0 | 1 | 0    | 1     | RESET        |
| 1   | 1 | 0 | 1    | 0     | SET          |
| 1   | 1 | 1 | Qn'  | Qn    | Toggle       |

| J | K | Qn     | Qn'      | Qn+1 | Qn+1'   | State  |
|---|---|--------|----------|------|---------|--------|
|   |   | Preser | nt state | Nex  | t state |        |
| 0 | 0 | 0      | 1        | 0    | 1       | NC     |
| 0 | 0 | 1      | 0        | 1    | 0       |        |
| 0 | 1 | 0      | 1        | 0    | 1       | RESET  |
| 0 | 1 | 1      | 0        | 0    | 1       |        |
| 1 | 0 | 0      | 1        | 1    | 0       | SET    |
| 1 | 0 | 1      | 0        | 1    | 0       |        |
| 1 | 1 | 0      | 1        | 1    | 0       | TOGGLE |
| 1 | 1 | 1      | 0        | 0    | 1       |        |







### Truth Table:

| CLK | J | K | Qn+1 | Qn+1' | Status       |
|-----|---|---|------|-------|--------------|
| 1   | 0 | 0 | Qn   | Qn'   | No<br>change |
| 1   | 0 | 1 | 0    | 1     | RESET        |
| 1   | 1 | 0 | 1    | 0     | SET          |
| 1   | 1 | 1 | Qn'  | Qn    | Toggle       |

| Presen<br>t State | Next<br>State | J | К |
|-------------------|---------------|---|---|
| 0                 | 0             | 0 | Х |
| 0                 | 1             | 1 | Х |
| 1                 | 0             | Х | 1 |
| 1                 | 1             | Х | 0 |









10NS

### -JK Flip Flop Race Around Condition



How to avoid race around condition in JK FF? By using,

1. Edge triggered FF

2. Master Slave JK FF

| Latch                                                                                                                                                                                                                                             | Flip-flop                                                                                                                                                    |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| It refers to non-clocked flip-flops, because<br>these flip-lops "latch on" to a "1" or a "0"<br>immediately upon receiving the input pulse<br>called SET or RESET.                                                                                | It samples the inputs only at a clock event.                                                                                                                 |  |
| Latches are level sensitive.                                                                                                                                                                                                                      | Flip-flops are edge sensitive.                                                                                                                               |  |
|                                                                                                                                                                                                                                                   |                                                                                                                                                              |  |
| Latches are not dependent on the clock signal<br>for their operation, which means a latch is a<br>sequential device that checks all its inputs<br>continuously and changes its outputs<br>accordingly at any time independent of clock<br>signal. | Flip-flop depends on clock signal and<br>continuously checks its inputs and<br>corresponding changes its output only at times<br>determined by clock signal. |  |
| It works based on enable function input.                                                                                                                                                                                                          | It works on the basis of clock pulse.                                                                                                                        |  |

# **Edge Triggered JK Flip Flop**

Negative Edge Triggered JK FF

### **Block Diagram:**

### Truth Table:



| CLK          | J | К | Qn+1 | Qn+1' |
|--------------|---|---|------|-------|
| 0            | Х | Х | Qn   | Qn'   |
| 1            | X | Х | Qn   | Qn'   |
| 1            | X | Х | Qn   | Qn'   |
| $\downarrow$ | 0 | 0 | Qn   | Qn'   |
| $\downarrow$ | 0 | 1 | 0    | 1     |
| $\downarrow$ | 1 | 0 | 1    | 0     |
| $\downarrow$ | 1 | 1 | Qn'  | Qn    |





#### TIMING DIAGRAM:

| State 100 |     |       |     |     |       |
|-----------|-----|-------|-----|-----|-------|
| c         |     |       |     |     | Y     |
| J         |     |       |     |     |       |
| к         | i i |       |     |     |       |
|           |     |       |     |     |       |
| Q         | SET |       | SET | SET |       |
|           |     | RESET |     |     | RESET |

# 

### T Flip Flop



- 1. T flip flop is also known as "Toggle Flip flop".
- 2. Toggling means 'Changing the next state output to complement of the present state output'.
- 3. The T flip flop is a single input device and hence by connecting J and K inputs together and giving them with single input called T we can convert a JK flip flop into T flip flop.









# **Operation:** T = 0



### T=0

Therefore NAND gate 1 generate output=1 and NAND gate 2 generate output=1

Consider, Qn =0 and Qn'=1

```
So, output of NAND gate 4 = 1 and NAND gate 3 = 0.
```

Qn+1 = 0 and Qn+1' = 1

Present State and Next state remains same therefore "NO CHANGE" in outputs.





# **Operation:** T = 1



### T=1

Consider, Qn =0 and Qn'=1

Therefore NAND gate 1 generate output=0 and NAND gate 2 generate output=1 So, output of NAND gate3 = 1 and NAND gate4 = 0.

Qn+1 = 1 and Qn+1' = 0

Present State and Next state are complement to each other. "TOGGLE"







### Truth Table:

| CLK | т | Qn+1 | Qn+1' | Status       |
|-----|---|------|-------|--------------|
| 1/0 | Х | Qn   | Qn'   | No<br>change |
| ↓   | х | Qn   | Qn'   | No<br>change |
| Ť   | 0 | Qn   | Qn'   | No<br>change |
| ↑   | 1 | Qn'  | Qn    | Toggle       |

**Excitation Table:** 

| Present<br>State | Next<br>State | Т |
|------------------|---------------|---|
| 0                | 0             | 0 |
| 0                | 1             | 1 |
| 1                | 0             | 1 |
| 1                | 1             | 0 |







### Timing Diagram:



## **Master Slave JK Flip Flop**



1. The master-slave flip-flop eliminates all the timing problems by using two SR flip-flops connected together in a series configuration.

- 2. One flip-flop acts as the "Master" circuit, which triggers on the leading edge of the clock pulse while the other acts as the "Slave" circuit, which triggers on the falling edge of the clock pulse.
- 3. This results in the two sections, the master section and the slave section being enabled during opposite half-cycles of the clock signal.







**Operation:** 

8





**Timing Diagram:** 





### **Preset & Clear Input**



- 1. The PRESET and CLEAR inputs of the JK Flip-Flop are asynchronous, which means that they will have an immediate effect on the Q and Q' outputs regardless of the state of the clock and / or the J and K inputs.
- 2. It is important NOT to simultaneously activate the CLEAR and PRESET inputs.
- 3. The Flip-Flop have a small bubble in the PRESET or CLEAR inputs which indicate that they are active low.





**Preset & Clear Input** 



Truth Table:

| CLK | PR | CLR | Output (Q) | Operation |
|-----|----|-----|------------|-----------|
| 1   | 1  | 1   | Qn+1       | Normal FF |
| X   | 0  | 1   | 1          | FF SET    |
| X   | 1  | 0   | 0          | FF RESET  |







1. a combinational circuit has to be designed first. If a JK Flip Flop is required, the inputs are given to the combinational circuit and the output of the combinational circuit is connected to the inputs of the actual flip flop. Thus, the output of the actual flip flop is the output of the required flip flop.







### Example 1:

Convert the following flip-flop: SR to D -> Given FF SR

Expected FF D







### Example 1:

Convert the following flip-flop: SR to D -> Given FF SR Expected FF D

### **Excitation Table of SR FF:**

### **Excitation Table of D:**

| P.S. | N.S. | S | R |
|------|------|---|---|
| 0    | 0    | 0 | Х |
| 0    | 1    | 1 | 0 |
| 1    | 0    | 0 | 1 |
| 1    | 1    | Х | 0 |

| P.S. | N.S. | D |
|------|------|---|
| 0    | 0    | 0 |
| 0    | 1    | 1 |
| 1    | 0    | 0 |
| 1    | 1    | 1 |

### **Conversion Table:**

| D | P.S. (Qn) | N.S (Qn+1) | S | R |
|---|-----------|------------|---|---|
| 0 | 0         | 0          | 0 | Х |
| 1 | 0         | 1          | 1 | 0 |
| 0 | 1         | 0          | 0 | 1 |
| 1 | 1         | 1          | Х | 0 |

Kmap: Kmap Simplification for S & R outputs,

| D | P.S. (Qn) | N.S. (Qn+1) | S | R |
|---|-----------|-------------|---|---|
| 0 | 0         | 0           | 0 | Х |
| 1 | 0         | 1           | 1 | 0 |
| 0 | 1         | 0           | 0 | 1 |
| 1 | 1         | 1           | Х | 0 |



Kmap for R

2

Kmap for S





R=D'





Logic Diagram,

S= D

R= D'





# 

### Example 2:

Convert the following flip-flop: JK to SR -> Given FF JK

Expected FF SR







### Example 1:

Convert the following flip-flop: JK TO SR -> Given FF JK

Expected FF SR

### **Excitation Table of SR FF:**

### **Excitation Table of JK:**

| P.S. | N.S. | S | R |
|------|------|---|---|
| 0    | 0    | 0 | Х |
| 0    | 1    | 1 | 0 |
| 1    | 0    | 0 | 1 |
| 1    | 1    | Х | 0 |

| P.S. | N.S. | J | Κ |
|------|------|---|---|
| 0    | 0    | 0 | Х |
| 0    | 1    | 1 | Х |
| 1    | 0    | Х | 1 |
| 1    | 1    | Х | 0 |

### **Conversion Table:**

| S | R | P.S.(Q) | N.S | J | К |
|---|---|---------|-----|---|---|
| 0 | Х | 0       | 0   | 0 | Х |
| 1 | 0 | 0       | 1   | 1 | Х |
| 0 | 1 | 1       | 0   | Х | 1 |
| Х | 0 | 1       | 1   | Х | 0 |

Kmap: Kmap Simplification for J & K outputs,

| S | R | P.S. | N.S | J | К |
|---|---|------|-----|---|---|
| 0 | Х | 0    | 0   | 0 | Х |
| 1 | 0 | 0    | 1   | 1 | Х |
| 0 | 1 | 1    | 0   | Х | 1 |
| X | 0 | 1    | 1   | Х | 0 |



Kmap for K

:







### Logic Diagram:

J= S

Qp 1 Qp Κ

K= R



# 

### Example 3:

Convert the following flip-flop: SR to JK -> Given FF SR

Expected FF JK



#### Conversion Table

| J-K Inputs |   | Out | tputs | S-R Inputs |   |
|------------|---|-----|-------|------------|---|
| J          | к | Qp  | Qp+1  | S          | R |
| 0          | 0 | 0   | 0     | 0          | × |
| 0          | 0 | 1   | 1     | ×          | 0 |
| 0          | 1 | 0   | 0     | 0          | × |
| 0          | 1 | 1   | 0     | 0          | 1 |
| 1          | 0 | 0   | 1     | 1          | 0 |
| 1          | 0 | 1   | 1     | x          | 0 |
| 1          | 1 | 0   | 1     | 1          | 0 |
| 1          | 1 | 1   | 0     | 0          | 1 |











.



Example 1: Design T FF using D FF

Example 2: Design D FF using T FF

Example 3: Design SR FF using T FF

Example 4: Design JK FF using D FF

# Agenda



Flip-Flop: SR, JK,D,T, Preset and clear, Master Slave JK FF, Truth Tables and Excitation Tables, Conversion of FF



Registers: SISO, SIPO, PISO, PIPO, Shift registers, Bidirectional shift register, Universal shift register.



Counters: Asynchronous counter, synchronous counter, BCD counter, Ring Counter, Johnson Counter, Modulus of counter (IC 7490)



Synchronous Sequential Circuit Design: Models- Moore and Mealy, State diagram and state table, Design Procedure, Sequence geneartor and detector.







- 1. Flip-flop is a 1 bit memory cell which can be used for storing the digital data.
- 2. To increase the storage capacity in terms of number of bits, we have to use a group of flip-flop.
- 3. Such a group of flip-flop is known as a **Register**.
- 4. The **n-bit register** will consist of **n** number of flip-flop and it is capable of storing an **n-bit** word.
- 5. The binary data in a register can be moved within the register from one flip-flop to another. The registers that allow such data transfers are called as **shift registers**. There are four mode of operations of a shift register.
- Serial Input Serial Output
- Serial Input Parallel Output
- Parallel Input Serial Output
- Parallel Input Parallel Output



# Registers



### 1. Serial Input Serial Output

Let all the flip-flop be initially in the reset condition i.e.  $Q_3 = Q_2 = Q_1 = Q_0 = 0$ . If an entry of a four bit binary number 1 1 1 1 is made into the register, this number should be applied to  $D_{in}$  bit with the LSB bit applied first. The D input of FF-3 i.e.  $D_3$  is connected to serial data input  $D_{in}$ . Output of FF-3 i.e.  $Q_3$  is connected to the input of the next flip-flop i.e.  $D_2$  and so on.



# Registers



### 1. Serial Input Serial Output

Let all the flip-flop be initially in the reset condition i.e.  $Q_3 = Q_2 = Q_1 = Q_0 = 0$ . If an entry of a four bit binary number 1 1 1 1 is made into the register, this number should be applied to  $D_{in}$  bit with the LSB bit applied first. The D input of FF-3 i.e.  $D_3$  is connected to serial data input  $D_{in}$ . Output of FF-3 i.e.  $Q_3$  is connected to the input of the next flip-flop i.e.  $D_2$  and so on.









Apply the next bit to be stored i.e. 1 to  $D_{in}$ . Apply the clock pulse. As soon as the third negative clock edge hits, FF-1 will be set and output will be modified to  $Q_3 Q_2 Q_1 Q_0 = 1110$ .



Similarly with  $D_{in} = 1$  and with the fourth negative clock edge arriving, the stored word in the register is  $Q_3 Q_2 Q_1 Q_0 = 1111.$ Outou FF-3 FF-2 FF-1 FF-0 CLK

Registers

#### **Truth Table**

1



#### Waveform:


# Registers

#### **Serial Input Parallel Output:**

- 1. In such types of operations, the data is entered serially and taken out in parallel fashion.
- 2. Data is loaded bit by bit. The outputs are disabled as long as the data is loading.
- 3. As soon as the data loading gets completed, all the flip-flops contain their required data, the outputs are enabled so that all the loaded data is made available over all the output lines at the same time.

4. 4 clock cycles are required to load a four bit word. Hence the speed of operation of SIPO mode is same as that of SISO mode.





# 

#### Parallel Input Serial Output (PISO):

- 1. Data bits are entered in parallel fashion.
- 2. The circuit shown below is a four bit parallel input serial output register.
- 3. Output of previous Flip Flop is connected to the input of the next one via a combinational circuit.
- 4. The binary input word  $B_0$ ,  $B_1$ ,  $B_2$ ,  $B_3$  is applied though the same combinational circuit.
- 5. There are two modes in which this circuit can work namely shift mode or load mode.



# 

#### Parallel Input Serial Output (PISO):

- 1. Data bits are entered in parallel fashion.
- 2. The circuit shown below is a four bit parallel input serial output register.
- 3. Output of previous Flip Flop is connected to the input of the next one via a combinational circuit.
- 4. The binary input word  $B_0$ ,  $B_1$ ,  $B_2$ ,  $B_3$  is applied though the same combinational circuit.
- 5. There are two modes in which this circuit can work namely shift mode or load mode.

#### Load mode

When the shift/load bar line is low (0), the AND gate 2, 4 and 6 become active they will pass  $B_1$ ,  $B_2$ ,  $B_3$  bits to the corresponding flip-flops. On the low going edge of clock, the binary input  $B_0$ ,  $B_1$ ,  $B_2$ ,  $B_3$  will get loaded into the corresponding flip-flops. Thus parallel loading takes place.

#### Shift mode

When the shift/load bar line is low (1), the AND gate 2, 4 and 6 become inactive. Hence the parallel loading of the data becomes impossible. But the AND gate 1,3 and 5 become active. Therefore the shifting of data from left to right bit by bit on application of clock pulses. Thus the parallel in serial out operation takes place.











#### Parallel Input Parallel Output (PIPO):

- 1. In this mode, the 4 bit binary input B<sub>0</sub>, B<sub>1</sub>, B<sub>2</sub>, B<sub>3</sub> is applied to the data inputs D<sub>0</sub>, D<sub>1</sub>, D<sub>2</sub>, D<sub>3</sub> respectively of the four flip-flops.
- 2. As soon as a negative clock edge is applied, the input binary bits will be loaded into the flip-flops simultaneously.
- 3. The loaded bits will appear simultaneously to the output side. Only clock pulse is essential to load all the bits.







#### Parallel Input Parallel Output (PIPO):

- 1. In this mode, the 4 bit binary input B<sub>0</sub>, B<sub>1</sub>, B<sub>2</sub>, B<sub>3</sub> is applied to the data inputs D<sub>0</sub>, D<sub>1</sub>, D<sub>2</sub>, D<sub>3</sub> respectively of the four flip-flops.
- 2. As soon as a negative clock edge is applied, the input binary bits will be loaded into the flip-flops simultaneously.
- 3. The loaded bits will appear simultaneously to the output side. Only clock pulse is essential to load all the bits.







#### There are two types of shift registers,

- 1. Left Shift
- 2. Right Shift

#### **Applications of shift Registers**

- 1. The shift registers are used for temporary data storage.
- 2. The shift registers are also used for data transfer and data manipulation.
- 3. The serial-in serial-out and parallel-in parallel-out shift registers are used to produce time delay to digital circuits.
- 4. The serial-in parallel-out shift register is used to convert serial data into parallel data thus they are used in communication lines where demultiplexing of a data line into several parallel line is required.
- 5. A Parallel in Serial out shift register us used to convert parallel data to serial data.

## **Bidirectional Shift Register**



- If a binary number is shifted left by one position then it is equivalent to multiplying the original number by 2. Similarly if a binary number is shifted right by one position then it is equivalent to dividing the original number by 2.
- 2. Hence if we want to use the shift register to multiply and divide the given binary number, then we should be able to move the data in either left or right direction.
- 3. Such a register is called bi-directional register. A four bit bi-directional shift register is shown in fig.

4. There are two serial inputs namely the serial right shift data input DR, and the serial left shift data input DL along with a mode select input (M).

#### **Bidirectional Shift Register**

**\** 



## **Bidirectional Shift Register**

#### **Operation:**

|    | With M = 1 – Shift right operation                                                    |    | With M = 0 – Shift left operation                                              |
|----|---------------------------------------------------------------------------------------|----|--------------------------------------------------------------------------------|
| 1. | If $M = 1$ , then the AND gates 1, 3, 5 and 7 are enabled whereas the remaining       | 1. | When the mode control M is connected to 0 then the AND gates 2, 4, 6 and 8 are |
|    | AND gates 2, 4, 6 and 8 will be disabled.                                             |    | enabled while 1, 3, 5 and 7 are disabled.                                      |
| 2. | The data at $D_R$ is shifted to right bit by bit from FF-3 to FF-0 on the application | 2. | from FF-0 to FF-3 on the application of $PF-0$                                 |
|    | of clock pulses. Thus with $M = 1$ we get the serial right shift operation.           |    | clock pulses. Thus with $M = 0$ we get the serial right shift operation.       |
|    |                                                                                       |    |                                                                                |

## **Universal Shift Register**



- A shift register which can shift the data in only one direction is called a uni-directional shift register.
- A shift register which can shift the data in both directions is called a bi-directional shift register. Applying the same logic, a shift register which can shift the data in both directions as well as load it parallel, is known as a universal shift register. The shift register is capable of performing the following operation –
- 1. Parallel loading

- 2. Left Shifting
- 3. Right shifting
- The mode control input is connected to logic 1 for parallel loading operation whereas it is connected to 0 for serial shifting.
- With mode control pin connected to ground, the universal shift register acts as a bi-directional register.
- For serial left operation, the input is applied to the serial input which goes to AND gate-1 shown in figure. Whereas for the shift right operation, the serial input is applied to D input.

#### **Universal Shift Register**

8



## Agenda



Flip-Flop: SR, JK,D,T, Preset and clear, Master Slave JK FF, Truth Tables and Excitation Tables, Conversion of FF



Registers: SISO, SIPO, PISO, PIPO, Shift registers, Bidirectional shift register, Universal shift register.



Counters: Asynchronous counter, synchronous counter, BCD counter, Ring Counter, Johnson Counter, Modulus of counter (IC 7490)



Synchronous Sequential Circuit Design: Models- Moore and Mealy, State diagram and state table, Design Procedure, Sequence geneartor and detector.



## **Digital Counters**



- Counter is a sequential circuit. A digital circuit which is used for a counting pulses is known counter. Counter is the widest application of flip-flops. It is a group of flip-flops with a clock signal applied. Counters are of two types.
- 1. Asynchronous or ripple counters.
- Asynchronous Binary up counter
- Asynchronous Binary down counter

#### 2. Synchronous counters.

- synchronous Binary up counter
- synchronous Binary down counter

## Asynchronous or ripple UP counters

1. The logic diagram of a 2-bit ripple up counter is shown in figure.

The toggle (T) flip-flop are being used. But we can use the JK flip-flop also with J and K connected permanently to logic 1. External clock is applied to the clock input of flip-flop A and Q<sub>A</sub> output is applied to the clock input of the next flip-flop i.e. FF-B.



Asynchronous or ripple UP counters

Operation:

 $\mathcal{O}$ 

 $\mathbf{O}$ 



| CLK          | Qв | QA | Decimal Count |
|--------------|----|----|---------------|
| INITIALLY    | 0  | 0  | 0             |
| $\downarrow$ | 0  | 1  | 1             |
| $\downarrow$ | 1  | 0  | 2             |
| $\downarrow$ | 1  | 1  | 3             |
| $\downarrow$ | 0  | 0  | 0             |

## Asynchronous or ripple UP counters

Operation:



| CLK          | Q2 | Q1 | Qo | Decimal<br>Count |
|--------------|----|----|----|------------------|
|              | 0  | 0  | 0  | 0                |
| $\downarrow$ | 0  | 0  | 1  | 1                |
| $\downarrow$ | 0  | 1  | 0  | 2                |
| $\downarrow$ | 0  | 1  | 1  | 3                |
| $\downarrow$ | 1  | 0  | 0  | 4                |
| $\downarrow$ | 1  | 0  | 1  | 5                |
| $\downarrow$ | 1  | 1  | 0  | 6                |
| $\downarrow$ | 1  | 1  | 1  | 7                |
| $\downarrow$ | 0  | 0  | 0  | 0                |

## Asynchronous or ripple DOWN counters

Operation:



| CLK<br>+     | Q2 | Q1 | Q0 | Decimal<br>Count |
|--------------|----|----|----|------------------|
|              | 0  | 0  | 0  | 0                |
| $\downarrow$ | 1  | 1  | 1  | 7                |
| $\downarrow$ | 1  | 1  | 0  | 6                |
| $\downarrow$ | 1  | 0  | 1  | 5                |
| $\downarrow$ | 1  | 0  | 0  | 4                |
| $\downarrow$ | 0  | 1  | 1  | 3                |
| $\downarrow$ | 0  | 1  | 0  | 2                |
| $\downarrow$ | 0  | 0  | 1  | 1                |
| $\downarrow$ | 0  | 0  | 0  | 0                |
|              |    |    |    |                  |

## Asynchronous or ripple UP-DOWN counter

Operation:



| -DOWN counter |              |    |    |    |                  |  |  |  |
|---------------|--------------|----|----|----|------------------|--|--|--|
| Μ             | CLK          | Qc | Qв | QA | Decimal<br>Count |  |  |  |
|               |              | 0  | 0  | 0  | 0                |  |  |  |
| 0             | $\downarrow$ | 0  | 0  | 1  | 1                |  |  |  |
| 0             | $\downarrow$ | 0  | 1  | 0  | 2                |  |  |  |
| 0             | $\downarrow$ | 0  | 1  | 1  | 3                |  |  |  |
| 0             | $\downarrow$ | 1  | 0  | 0  | 4                |  |  |  |
| 0             | $\downarrow$ | 1  | 0  | 1  | 5                |  |  |  |
| 0             | $\downarrow$ | 1  | 1  | 0  | 6                |  |  |  |
| 0             | $\downarrow$ | 1  | 1  | 1  | 7                |  |  |  |
| 0             | $\downarrow$ | 0  | 0  | 0  | 0                |  |  |  |
| 1             | $\downarrow$ | 1  | 1  | 1  | 7                |  |  |  |
| 1             | $\downarrow$ | 1  | 1  | 0  | 6                |  |  |  |
| 1             | $\downarrow$ | 1  | 0  | 1  | 5                |  |  |  |
| 1             | $\downarrow$ | 1  | 0  | 0  | 4                |  |  |  |
| 1             | $\downarrow$ | 0  | 1  | 1  | 3                |  |  |  |



### **Synchronous UP counters**



1. If the "clock" pulses are applied to all the flip-flops in a counter simultaneously, then such a counter is called as synchronous counter.

2-bit Synchronous up counter The J<sub>A</sub> and K<sub>A</sub> inputs of FF-A are tied to logic 1. So FF-A will work as a toggle flip-flop. The J<sub>B</sub> and K<sub>B</sub> inputs are connected to  $Q_A$ 





Operation:



### **Synchronous UP counters**

Operation:



| CLK          | Q2 | Q1 | Qo | Decimal<br>Count |
|--------------|----|----|----|------------------|
|              | 0  | 0  | 0  | 0                |
| $\downarrow$ | 0  | 0  | 1  | 1                |
| $\downarrow$ | 0  | 1  | 0  | 2                |
| $\downarrow$ | 0  | 1  | 1  | 3                |
| $\downarrow$ | 1  | 0  | 0  | 4                |
| $\downarrow$ | 1  | 0  | 1  | 5                |
| $\downarrow$ | 1  | 1  | 0  | 6                |
| $\downarrow$ | 1  | 1  | 1  | 7                |
| $\downarrow$ | 0  | 0  | 0  | 0                |

## **Synchronous DOWN counters**



| CLK          | Q2 | Q1 | Qo | Decimal<br>Count |
|--------------|----|----|----|------------------|
|              | 0  | 0  | 0  | 0                |
| $\downarrow$ | 1  | 1  | 1  |                  |
| $\downarrow$ | 1  | 1  | 0  |                  |
| $\downarrow$ |    |    |    |                  |

## **Synchronous UP-DOWN counters**

Operation:



| Μ | CLK | Q2 | Q1 | Q0 | Decimal<br>Count |
|---|-----|----|----|----|------------------|
|   |     | 0  | 0  | 0  | 0                |
| 0 |     | 0  | 0  | 1  | 1                |
| 0 |     | 0  | 1  | 0  | 2                |
| 0 |     | 0  | 1  | 1  | 3                |
| 0 |     | 1  | 0  | 0  | 4                |
| 0 |     | 1  | 0  | 1  | 5                |
| 0 |     | 1  | 1  | 0  | 6                |
| 0 |     | 1  | 1  | 1  | 7                |
| 0 |     | 0  | 0  | 0  | 0                |
| 1 |     | 1  | 1  | 1  | 7                |
| 1 |     | 1  | 1  | 0  | 6                |
| 1 |     | 1  | 0  | 1  | 5                |



## **Ring Counter**



1. Ring counter is a typical application of Shift resister. Ring counter is almost same as the shift counter. The only change is that the output of the last flip-flop is connected to the input of the first flip-flop in case of ring counter but in case of shift resister it is taken as output. Except this all the other things are same.

#### No. of states in Ring counter = No. of flip-flop used

So, for designing 4-bit Ring counter we need 4 flip-flop.





## **Ring Counter**



1. When PR is 0, then the output is 1. And when CLR is 0, then the output is 0. Both PR and CLR are active low signal that is always works in value 0.



**Ring Counter** 

| CLK          | Q0 | Q1 | Q2 | Q3 |
|--------------|----|----|----|----|
| ini          | 1  | 0  | 0  | 0  |
| Ļ            | 0  | 1  | 0  | 0  |
| $\downarrow$ | 0  | 0  | 1  | 0  |
| $\downarrow$ | 0  | 0  | 0  | 1  |
| Ļ            | 1  | 0  | 0  | 0  |
|              | 0  | 1  | 0  | 0  |



 $\mathcal{O}$ 

Ó

 $\mathbf{O}$ 





## **Johnson Counter**



1. Johnson counter also known as creeping counter, is an example of synchronous counter.

- 2. In Johnson counter, the complemented output of last flip flop is connected to input of first flip flop and to implement n-bit Johnson counter we require n flip-flop.
- 3. It is one of the most important type of shift register counter. It is formed by the feedback of the output to its own input.
- 4. Johnson counter is a ring with an inversion. Another name of Johnson counter are: creeping counter, twisted ring counter, walking counter, mobile counter and switch tail counter.



Twisted Ring Counter



Twisted Ring Counter

CLR

CLR

CLK

ORI

| CLK          | Q0 | Q1 | Q2 | Q3 |
|--------------|----|----|----|----|
|              | 0  | 0  | 0  | 0  |
| $\downarrow$ | 1  | 0  | 0  | 0  |
| $\downarrow$ | 1  | 1  | 0  | 0  |
| $\downarrow$ | 1  | 1  | 1  | 0  |
| $\downarrow$ | 1  | 1  | 1  | 1  |
| $\downarrow$ | 0  | 1  | 1  | 1  |
| $\downarrow$ | 0  | 0  | 1  | 1  |
| $\downarrow$ | 0  | 0  | 0  | 1  |
| $\downarrow$ | 0  | 0  | 0  | 0  |
| $\downarrow$ | 1  | 0  | 0  | 0  |

#### **Johnson Counter**

D3

FF-3

CLR

0

1

Q3

Q3'





**Johnson Counter** 



## **Johnson Counter**



#### Advantages of Johnson counter:

- 1. The Johnson counter has same number of flip flop but it can count twice the number of states the ring counter can count.
- 2. It can be implemented using D and JK flip flop.
- 3. Johnson ring counter is used to count the data in a continuous loop.
- 4. Johnson counter is a self-decoding circuit.

#### **Disadvantages of Johnson counter:**

- 1. Johnson counter doesn't count in a binary sequence.
- 2. In Johnson counter more number of states remain unutilized than the number of states being utilized.
- 3. The number of flip flops needed is one half the number of timing signals.
- 4. It can be constructed for any number of timing sequence.

#### **Applications of Johnson counter:**

- 1. Johnson counter is used as a synchronous decade counter or divider circuit.
- 2. It is used in hardware logic design to create complicated Finite states machine. ex: ASIC and FPGA design.
- 3. The 3 stage Johnson counter is used as a 3 phase square wave generator which produces 1200 phase shift.
- 4. It is used to divide the frequency of the clock signal by varying their feedback.